HRP-N3 - серия источников питания с максимальной пиковой мощностью в 350% от MEAN WELL

Datasheet Texas Instruments ADS4129 — Даташит

ПроизводительTexas Instruments
СерияADS4129
Datasheet Texas Instruments ADS4129

12-Bit, 250-MSPS Analog-to-Digital Converter (ADC)

Datasheets

12-/14-Bit, 160/250MSPS, Ultralow-Power ADC datasheet
PDF, 2.4 Мб, Версия: G, Файл опубликован: 20 янв 2011
Выписка из документа

Цены

26 предложений от 15 поставщиков
Аналого-цифровые преобразователи (АЦП) 12 bit 250MSPS Low Power ADC
ЧипСити
Россия
ADS4129IRGZR
Texas Instruments
2 888 ₽
AiPCBA
Весь мир
ADS4129IRGZR
Texas Instruments
3 040 ₽
ADS4129IRGZT
Texas Instruments
от 9 424 ₽
TradeElectronics
Россия
ADS4129
Texas Instruments
по запросу
Сравнительное тестирование аккумуляторов EVE Energy и Samsung типоразмера 18650

Статус

ADS4129IRGZRADS4129IRGZT
Статус продуктаВ производствеВ производстве
Доступность образцов у производителяДаНет

Корпус / Упаковка / Маркировка

ADS4129IRGZRADS4129IRGZT
N12
Pin4848
Package TypeRGZRGZ
Industry STD TermVQFNVQFN
JEDEC CodeS-PQFP-NS-PQFP-N
Package QTY2500250
CarrierLARGE T&RSMALL T&R
МаркировкаAZ4129AZ4129
Width (мм)77
Length (мм)77
Thickness (мм).9.9
Pitch (мм).5.5
Max Height (мм)11
Mechanical DataСкачатьСкачать

Параметры

Parameters / ModelsADS4129IRGZR
ADS4129IRGZR
ADS4129IRGZT
ADS4129IRGZT
# Input Channels11
Analog Input BW, МГц550550
АрхитектураPipelinePipeline
DNL(Max), +/-LSB0.950.95
DNL(Typ), +/-LSB0.20.2
ENOB, Bits11.2711.27
INL(Max), +/-LSB55
INL(Typ), +/-LSB0.50.5
Input BufferNoNo
Input Range, Vp-p22
InterfaceDDR LVDS,Parallel CMOSDDR LVDS,Parallel CMOS
Рабочий диапазон температур, Cот -40 до 85от -40 до 85
Package GroupVQFNVQFN
Package Size: mm2:W x L, PKG48VQFN: 49 mm2: 7 x 7(VQFN)48VQFN: 49 mm2: 7 x 7(VQFN)
Power Consumption(Typ), mW265265
RatingCatalogCatalog
Reference ModeIntInt
Разрешение, Bits1212
SFDR, дБ8080
SINAD, дБ69.6569.65
SNR, дБ70.470.4
Sample Rate(Max), MSPS250250

Экологический статус

ADS4129IRGZRADS4129IRGZT
RoHSСовместимСовместим

Application Notes

  • Power Supply Design for the ADS41xx (Rev. A)
    PDF, 401 Кб, Версия: A, Файл опубликован: 29 дек 2011
    System designers traditionally power the high-speed data converter in their systems from a low-noise, low-dropout linear regulator (LDO) in order to achieve the performance described in the analog-to-digital converter (ADC) data sheet. However, LDOs inherently are not very power efficient. Switching regulators, on the other hand, offer good power efficiency but typically come with higher output no
  • High-Speed Analog-to-Digital Converter Basics
    PDF, 1.1 Мб, Файл опубликован: 11 янв 2012
    The goal of this document is to introduce a wide range of theories and topics that are relevant tohigh-speed analog-to-digital converters (ADC). This document provides details on sampling theorydata-sheet specifications ADC selection criteria and evaluation methods clock jitter and other commonsystem-level concerns. In addition some end-users will want to extend the performance capabil
  • Band-Pass Filter Design Techniques for High-Speed ADCs
    PDF, 733 Кб, Файл опубликован: 27 фев 2012
    Several well-known methods exist for designing passive inductor-capacitor (LC) filters with resistive load terminations. However, when LC filters are used to drive the analog input pins of a high-speed analog-to-digital converter (ADC), special consideration must be given to the ADC input impedance. Not accounting for the ADC input impedance often results in a filter design that does not meet the
  • QFN Layout Guidelines
    PDF, 1.3 Мб, Файл опубликован: 28 июл 2006
    Board layout and stencil information for most Texas Instruments Quad Flat No-Lead (QFN) devices is provided in their data sheets. This document helps printed-circuit board designers understand and better use this information for optimal designs.
  • CDCE62005 as Clock Solution for High-Speed ADCs
    PDF, 805 Кб, Файл опубликован: 4 сен 2008
    TI has introduced a family of devices well-suited to meet the demands for high-speed ADC devices such as the ADS5527 which is capable of sampling up to 210 MSPS. To realize the full potential of these high-performance products it is imperative to provide a low phase noise clock source. The CDCE62005 clock synthesizer chip offers a real-world clocking solution to meet these stringent requirements
  • Why Use Oversampling when Undersampling Can Do the Job? (Rev. A)
    PDF, 1.2 Мб, Версия: A, Файл опубликован: 19 июл 2013
  • Design Considerations for Avoiding Timing Errors during High-Speed ADC, LVDS Dat (Rev. A)
    PDF, 2.0 Мб, Версия: A, Файл опубликован: 22 май 2015
  • Smart Selection of ADC/DAC Enables Better Design of Software-Defined Radio
    PDF, 376 Кб, Файл опубликован: 28 апр 2009
    This application report explains different aspects of selecting analog-to-digital and digital-to-analog data converters for Software-Defined Radio (SDR) applications. It also explains how ADS61xx ADCs and the DAC5688 from Texas Instruments fit properly for SDR designs.
  • Driving High-Speed ADCs: Circuit Topologies and System-Level Parameters (Rev. A)
    PDF, 327 Кб, Версия: A, Файл опубликован: 10 сен 2010
    This application report discusses the performance-related aspects of passive and active interfaces at the analog input of high-speed pipeline analog-to-digital converters (ADCs). The report simplifies the many possibilities into two main categories: passive and active interface circuits. The first section of the report gives an overview of equivalent models of buffered and unbuffered ADC input cir
  • Phase Noise Performance and Jitter Cleaning Ability of CDCE72010
    PDF, 2.3 Мб, Файл опубликован: 2 июн 2008
    This application report presents phase noise data taken on the CDCE72010 jitter cleaner and synchronizer PLL device. The phase noise performance of the CDCE72010 depends on the phase noise of the reference clock VCXO clock and the CDCE72010 itself. This application report shows the phase noise performance at several of the most popular CDMA frequencies. This data helps the user to choose the rig
  • CDCE72010 as a Clocking Solution for High-Speed Analog-to-Digital Converters
    PDF, 424 Кб, Файл опубликован: 8 июн 2008
    Texas Instruments has recently introduced a family of devices suitable to meet the demands of high-speed high-IF sampling analog-to-digital converters (ADCs) such as the ADS5483 which is capable of sampling up to 135 MSPS. To realize the full potential of these high-performance devices the system must provide an extremely low phase noise clock source. The CDCE72010 clock synthesizer chip offers
  • Principles of Data Acquisition and Conversion (Rev. A)
    PDF, 132 Кб, Версия: A, Файл опубликован: 16 апр 2015
  • A Glossary of Analog-to-Digital Specifications and Performance Characteristics (Rev. B)
    PDF, 425 Кб, Версия: B, Файл опубликован: 9 окт 2011
    This glossary is a collection of the definitions of Texas Instruments' Delta-Sigma (О”ОЈ), successive approximation register (SAR), and pipeline analog-to-digital (A/D) converter specifications and performance characteristics. Although there is a considerable amount of detail in this document, the product data sheet for a particular product specification is the best and final reference.
  • Analog-to-Digital Converter Grounding Practices Affect System Performance (Rev. A)
    PDF, 69 Кб, Версия: A, Файл опубликован: 18 май 2015

Модельный ряд

Серия: ADS4129 (2)

Классификация производителя

  • Semiconductors> Data Converters> Analog-to-Digital Converters (ADCs)> High Speed ADCs (>10MSPS)

На английском языке: Datasheet Texas Instruments ADS4129

Электронные компоненты. Бесплатная доставка по России