Реле Tianbo - ресурс 10 млн переключений

Datasheet Texas Instruments TMS320C6674 — Даташит

ПроизводительTexas Instruments
СерияTMS320C6674
Datasheet Texas Instruments TMS320C6674

Multicore Fixed and Floating-Point Digital Signal Processor

Datasheets

TMS320C6674 Multicore Fixed and Floating-Point Digital Signal Processor datasheet
PDF, 2.1 Мб, Версия: E, Файл опубликован: 7 май 2014
Выписка из документа

Цены

18 предложений от 13 поставщиков
Процессоры и контроллеры цифровых сигналов (DSP, DSC) Multicore Fix/Float Pt Dig Sig Proc
EIS Components
Весь мир
TMS320C6674ACYP
Texas Instruments
11 563 ₽
T-electron
Россия и страны СНГ
TMS320C6674ACYP
Texas Instruments
14 220 ₽
ЧипСити
Россия
TMS320C6674ACYP
Texas Instruments
35 496 ₽
Кремний
Россия и страны СНГ
TMS320C6674ACYP
по запросу
Выбираем схему BMS для заряда литий-железофосфатных (LiFePO4) аккумуляторов

Статус

TMS320C6674ACYPTMS320C6674ACYPA
Статус продуктаВ производствеВ производстве
Доступность образцов у производителяДаДа

Корпус / Упаковка / Маркировка

TMS320C6674ACYPTMS320C6674ACYPA
N12
Pin841841
Package TypeCYPCYP
Package QTY4444
CarrierJEDEC TRAY (5+1)JEDEC TRAY (5+1)
МаркировкаTMS320C6674CYPTMS320C6674CYP
Width (мм)2424
Length (мм)2424
Thickness (мм)2.822.82
Mechanical DataСкачатьСкачать

Параметры

Parameters / ModelsTMS320C6674ACYP
TMS320C6674ACYP
TMS320C6674ACYPA
TMS320C6674ACYPA
ApplicationsCommunications and TelecomCommunications and Telecom
DRAMDDR3DDR3
DSP4 C66x4 C66x
DSP MHz, Max.10001000
EMAC2-Port 1Gb Switch2-Port 1Gb Switch
GFLOPS64,8064,80
On-Chip L2 Cache2048 KB2048 KB
Рабочий диапазон температур, Cот -40 до 100,0 до 85от -40 до 100,0 до 85
Other On-Chip Memory4096 KB4096 KB
PCI/PCIe2 PCIe Gen22 PCIe Gen2
Package Size: mm2:W x L, PKGSee datasheet (FCBGA)See datasheet (FCBGA)
RatingCatalogCatalog
Serial I/OI2C,RapidIO,SPI,TSIP,UARTI2C,RapidIO,SPI,TSIP,UART
Serial RapidIO1 (four lanes)1 (four lanes)
Total On-Chip Memory, KB65286528

Экологический статус

TMS320C6674ACYPTMS320C6674ACYPA
RoHSСовместимСовместим

Application Notes

  • TI Keystone DSP Hyperlink SerDes IBIS-AMI Models
    PDF, 3.2 Мб, Файл опубликован: 9 окт 2014
    This document describes the organization, structure, and proper usage of the TI serializer and deserializer (SerDes) IBIS-AMI models for Keystone DSP Hyperlink interface.
  • TI Keystone DSP PCIe SerDes IBIS-AMI Models
    PDF, 4.8 Мб, Файл опубликован: 9 окт 2014
    This document describes the organization, structure, and proper usage of the TI serializer and deserializer (SerDes) IBIS-AMI models for Keystone DSP PCIe interface.
  • SerDes Implementation Guidelines for KeyStone I Devices
    PDF, 590 Кб, Файл опубликован: 31 окт 2012
    The goal of KeyStone I SerDes collateral material is to make system implementation easier for the customer by providing the system solution. For these SerDes-based interfaces, it is not assumed that the system designer is familiar with the industry specifications, SerDes technology, or RF/microwave PCB design. However, it is still expected that the PCB design work will be supervised by a knowledge
  • Hardware Design Guide for KeyStone Devices (Rev. C)
    PDF, 1.7 Мб, Версия: C, Файл опубликован: 15 сен 2013
  • KeyStone I DDR3 Initialization (Rev. E)
    PDF, 114 Кб, Версия: E, Файл опубликован: 28 окт 2016
    The initialization of the DDR3 DRAM controller on KeyStone I DSPs is straightforward as long as the proper steps are followed. However, if some steps are omitted or if some sequence-sensitive steps are implemented in the wrong order, DDR3 operation will be unpredictable.All DDR3 initialization routines must contain the basic register writes to configure the memory controller within the DSP
  • TMS320C66x DSP Generation of Devices (Rev. A)
    PDF, 245 Кб, Версия: A, Файл опубликован: 25 апр 2011
  • SERDES Link Commissioning on KeyStone I and II Devices
    PDF, 138 Кб, Файл опубликован: 13 апр 2016
    The serializer-deserializer (SerDes) performs serial-to-parallel conversions on data received from a peripheral device and parallel-to-serial conversion on data received from the CPU. This application report explains the SerDes transmit and receive parameters tuning, tools and some debug techniques for TI Keystone I and Keystone II devices.
  • PCIe Use Cases for KeyStone Devices
    PDF, 320 Кб, Файл опубликован: 13 дек 2011
  • Clocking Design Guide for KeyStone Devices
    PDF, 1.5 Мб, Файл опубликован: 9 ноя 2010
  • The C6000 Embedded Application Binary Interface Migration Guide (Rev. A)
    PDF, 20 Кб, Версия: A, Файл опубликован: 10 ноя 2010
    The C6000 compiler tools support a new ELF-based ABI named EABI. Prior to this time, the compiler only supported a single ABI, which is now named COFF ABI. The following compelling best-in-class features are available under the C6000 EABI:GeneralZero-init globals: “int gvar;” gets set to 0 before main runs.Dynamic linking: Add code to a running system.Native ROM
  • Optimizing Loops on the C66x DSP
    PDF, 585 Кб, Файл опубликован: 9 ноя 2010
  • DDR3 Design Requirements for KeyStone Devices (Rev. B)
    PDF, 582 Кб, Версия: B, Файл опубликован: 5 июн 2014
  • Multicore Programming Guide (Rev. B)
    PDF, 1.8 Мб, Версия: B, Файл опубликован: 29 авг 2012
    As application complexity continues to grow, we have reached a limit on increasing performance by merely scaling clock speed. To meet the ever-increasing processing demand, modern System-On-Chip solutions contain multiple processing cores. The dilemma is how to map applications to multicore devices. In this paper, we present a programming methodology for converting applications to run on multicore
  • TI DSP Benchmarking
    PDF, 62 Кб, Файл опубликован: 13 янв 2016
    This application report provides benchmarks for the C674x DSP core, the C66x DSP core and the ARMВ®CortexВ®-A15 core. This document also shows how to reproduce these benchmarks on specific hardware platforms.
  • Thermal Design Guide for DSP and ARM Application Processors (Rev. A)
    PDF, 324 Кб, Версия: A, Файл опубликован: 17 авг 2016
    This application report has been compiled to provide specific information and considerations regarding thermal design requirements for all DSP and ARM-based single and multi-core processors (collectively referred to as “processors”, “System-on-chip”, or “SoC”). The information contained within this document is intended to provide a minimum level of understanding with regards to the thermal require

Модельный ряд

Серия: TMS320C6674 (2)

Классификация производителя

  • Semiconductors> Processors> Digital Signal Processors> C6000 DSP> C66x DSP

На английском языке: Datasheet Texas Instruments TMS320C6674

Электронные компоненты. Бесплатная доставка по России