Источники питания Keen Side

Datasheet AD9601 (Analog Devices) - 6

ПроизводительAnalog Devices
Описание10-Bit, 200 MSPS/250 MSPS 1.8 V Analog-to-Digital Converter
Страниц / Страница33 / 6 — AD9601. DIGITAL SPECIFICATIONS. Table 3. AD9601-200. AD9601-250. …
Формат / Размер файлаPDF / 989 Кб
Язык документаанглийский

AD9601. DIGITAL SPECIFICATIONS. Table 3. AD9601-200. AD9601-250. Parameter1. Temp. Min. Typ. Max. Unit

AD9601 DIGITAL SPECIFICATIONS Table 3 AD9601-200 AD9601-250 Parameter1 Temp Min Typ Max Unit

27 предложений от 17 поставщиков
Микросхема Преобразователь AD, ANALOG DEVICES AD9601BCPZ-200 Analogue to Digital Converter, 10Bit, 200MSPS, Single, 1.7V, 1.9V, LFCSP
ChipWorker
Весь мир
AD9601BCPZ-200
Analog Devices
4 228 ₽
Maybo
Весь мир
AD9601BCPZ-200
Analog Devices
6 078 ₽
Элитан
Россия
AD9601BCPZ-200
Analog Devices
12 099 ₽
AD9601BCPZ-200
Analog Devices
по запросу

Модельный ряд для этого даташита

Текстовая версия документа

link to page 6
AD9601 DIGITAL SPECIFICATIONS
AVDD = 1.8 V, DRVDD = 1.8 V, TMIN = −40°C, TMAX = +85°C, fIN = −1.0 dBFS, full scale = 1.25 V, DCS enabled, unless otherwise noted.
Table 3. AD9601-200 AD9601-250 Parameter1 Temp Min Typ Max Min Typ Max Unit
CLOCK INPUTS Logic Compliance Full CMOS/LVDS/LVPECL CMOS/LVDS/LVPECL Internal Common-Mode Bias Full 1.2 1.2 V Differential Input Voltage Full 0.2 6 0.2 6 V p-p Input Voltage Range Full AVDD − 0.3 AVDD + 1.6 AVDD − 0.3 AVDD + 1.6 V Input Common-Mode Range Full 1.1 AVDD 1.1 AVDD V High Level Input Voltage (VIH) Full 1.2 3.6 1.2 3.6 V Low Level Input Voltage (VIL) Full 0 0.8 0 0.8 V Input Resistance (Differential) Full 16 20 24 16 20 24 kΩ Input Capacitance Full 4 4 pF LOGIC INPUTS Logic 1 Voltage Full 0.8 × VDD 0.8 × VDD V Logic 0 Voltage Full 0.2 × AVDD 0.2 × AVDD V Logic 1 Input Current (SDIO) Full 0 0 μA Logic 0 Input Current (SDIO) Full −60 −60 μA Logic 1 Input Current Full 55 50 μA (SCLK, PDWN, CSB, RESET) Logic 0 Input Current Full 0 0 μA (SCLK, PDWN, CSB, RESET) Input Capacitance 25°C 4 4 pF LOGIC OUTPUTS High Level Output Voltage Full DRVDD − 0.05 DRVDD − 0.05 V Low Level Output Voltage Full GND + 0.05 GND + 0.05 V Output Coding Twos complement, Gray code, or offset binary (default) 1 See the AN-835 Application Note, Understanding High Speed ADC Testing and Evaluation, for a complete set of definitions and how these tests were completed. Rev. 0 | Page 5 of 32 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION PRODUCT HIGHLIGHTS TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS DC SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS TIMING DIAGRAMS ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS EQUIVALENT CIRCUITS TYPICAL PERFORMANCE CHARACTERISTICS THEORY OF OPERATION ANALOG INPUT AND VOLTAGE REFERENCE Differential Input Configurations CLOCK INPUT CONSIDERATIONS Clock Duty Cycle Considerations Clock Jitter Considerations POWER DISSIPATION AND POWER-DOWN MODE DIGITAL OUTPUTS Digital Outputs and Timing Out-of-Range TIMING—SINGLE PORT MODE TIMING—INTERLEAVED MODE fS/2 Spurious LAYOUT CONSIDERATIONS POWER AND GROUND RECOMMENDATIONS Exposed Paddle Thermal Heat Slug Recommendations CML RBIAS AD9601 CONFIGURATION USING THE SPI HARDWARE INTERFACE CONFIGURATION WITHOUT THE SPI MEMORY MAP READING THE MEMORY MAP TABLE RESERVED LOCATIONS DEFAULT VALUES LOGIC LEVELS EVALUATION BOARD OUTLINE DIMENSIONS ORDERING GUIDE
ТМ Электроникс. Электронные компоненты и приборы. Скидки, кэшбэк и бесплатная доставка