Контрактное производство электроники. Полный цикл работ

Datasheet AD6645 (Analog Devices) - 7

ПроизводительAnalog Devices
Описание14-Bit, 80 MSPS/105 MSPS A/D Converter
Страниц / Страница25 / 7 — AD6645. Data Sheet. AD6645ASQ-80/. AD6645ASQ-105/. Test. AD6645ASV-80. …
ВерсияE
Формат / Размер файлаPDF / 1.0 Мб
Язык документаанглийский

AD6645. Data Sheet. AD6645ASQ-80/. AD6645ASQ-105/. Test. AD6645ASV-80. AD6645ASV-105. Parameter. Symbol Temp Level Min. Typ. Max. Min. Unit

AD6645 Data Sheet AD6645ASQ-80/ AD6645ASQ-105/ Test AD6645ASV-80 AD6645ASV-105 Parameter Symbol Temp Level Min Typ Max Min Unit

22 предложений от 17 поставщиков
Микросхема Преобразователь AD, ANALOG DEVICES AD6645ASVZ-105 Analog to Digital Converter, 14Bit, 105MSPS, Single, 4.75V, 5.25V, TQFP
ChipWorker
Весь мир
AD6645ASVZ-105
Analog Devices
5 287 ₽
Элитан
Россия
AD6645ASVZ-105
Analog Devices
24 507 ₽
AD6645ASVZ-105
Analog Devices
по запросу
Кремний
Россия и страны СНГ
AD6645ASVZ-105
Analog Devices
по запросу
АЦП азиатских производителей. Часть 1. Преобразователи последовательного приближения

Модельный ряд для этого даташита

Текстовая версия документа

AD6645 Data Sheet AD6645ASQ-80/ AD6645ASQ-105/ Test AD6645ASV-80 AD6645ASV-105 Parameter Symbol Temp Level Min Typ Max Min Typ Max Unit
DATA-READY (DRY4)/DATA(D13:0), OVR Data-Ready to DATA Delay (Hold Time) tH_DR Full V Note 55 Note 55 50% Duty Cycle Full V 6.6 7.2 7.9 5.1 5.7 6.4 ns Data-Ready to DATA Delay (Setup Time) tS_DR Full V Note 55 Note 55 50% Duty Cycle Full V 2.1 3.6 5.1 0.6 2.1 3.5 ns APERTURE DELAY tA 25°C V −500 −500 ps APERTURE UNCERTAINTY (JITTER) tJ 25°C V 0.1 0.1 ps rms 1 Several timing parameters are a function of tENC and tENCH. 2 Several timing parameters are a function of tENCL and tENCH. 3 ENCODE TO DATA Delay (Hold Time) is the absolute minimum propagation delay through the ADC, tE_RL = tH_E. 4 DRY is an inverted and delayed version of the encode clock. Any change in the duty cycle of the clock will correspondingly change the duty cycle of DRY. 5 Data-ready to DATA Delay (tH_DR and tS_DR) is calculated relative to rated speed grade and is dependent on tENC and duty cycle.
tA N + 3 N AIN N + 1 N + 2 tENCH tENCL N + 4 tENC ENCODE, N N + 1 N + 2 N + 3 N + 4 ENCODE tE_FL tE_RL tE_DR tS_E tH_E D[13:0], OVR N – 3 N – 2 N – 1 N t t H_DR S_DR DRY
002
tDR
02647- Figure 2. Timing Diagram Rev. E | Page 6 of 24 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION PRODUCT HIGHLIGHTS FUNCTIONAL BLOCK DIAGRAM REVISION HISTORY SPECIFICATIONS DC SPECIFICATIONS DIGITAL SPECIFICATIONS AC SPECIFICATIONS SWITCHING SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE EXPLANATION OF TEST LEVELS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS EQUIVALENT CIRCUITS TERMINOLOGY THEORY OF OPERATION APPLYING THE AD6645 Encoding the AD6645 Driving the Analog Inputs Power Supplies Digital Outputs Grounding LAYOUT INFORMATION JITTER CONSIDERATIONS OUTLINE DIMENSIONS ORDERING GUIDE
ТМ Электроникс. Электронные компоненты и приборы. Скидки, кэшбэк и бесплатная доставка