Контрактное производство и проектные поставки для российских производителей электроники

Datasheet KSZ8863MLL, KSZ8863FLL, KSZ8863RLL (Microchip) - 10

ПроизводительMicrochip
ОписаниеIntegrated 3-Port 10/100 Managed Switch with PHYs
Страниц / Страница92 / 10 — KSZ8863MLL/FLL/RLL. Note 2-1
Формат / Размер файлаPDF / 1.4 Мб
Язык документаанглийский

KSZ8863MLL/FLL/RLL. Note 2-1

KSZ8863MLL/FLL/RLL Note 2-1

11 предложений от 9 поставщиков
Чип интерфейса, IC ETHERNET SWITCH 3Port
Lixinc Electronics
Весь мир
KSZ8863FLLI-TR
Microchip
от 326 ₽
ЧипСити
Россия
KSZ8863FLLI-TR
Microchip
418 ₽
AiPCBA
Весь мир
KSZ8863FLLI-TR
Microchip
439 ₽
Augswan
Весь мир
KSZ8863FLLI-TR
Microchip
по запросу
ХРОНИКИ РОСТА: причины увеличения доли китайских полупроводниковых компонентов

Модельный ряд для этого даташита

Текстовая версия документа

KSZ8863MLL/FLL/RLL Note 2-1
P = power supply GND = Ground I = Input O = Output I/O = Bi-directional Ipu/O = Input with internal pull-up during reset; output pin otherwise. Ipu = Input with internal pull-up. Ipd = Input with internal pull-down. Opu = Output with internal pull-up. Opd = Output with internal pull-down. Speed: Low (100BASE-TX), High (10BASE-T) Full-Duplex: Low (full-duplex), High (half-duplex) Activity: Toggle (transmit/receive activity) Link: Low (link), High (no link) DS00002335B-page 10  2017 Microchip Technology Inc. Document Outline 1.0 Introduction 1.1 General Description 2.0 Pin Description and Configuration 3.0 Functional Description 3.1 Physical Layer Transceiver 3.2 Power Management 3.3 MAC and Switch 3.4 Advanced Switch Functions 3.5 Spanning Tree Support 3.6 Rapid Spanning Tree Support 3.7 Tail Tagging Mode 3.8 IGMP Support 3.9 Port Mirroring Support 3.10 Rate Limiting Support 3.11 Unicast MAC Address Filtering 3.12 Configuration Interface 3.13 Loopback Support 4.0 Register Descriptions 4.1 MII Management (MIIM) Registers 4.2 Register Descriptions 4.3 Memory Map (8-Bit Registers) 4.4 Register Descriptions 4.5 Advanced Control Registers (Registers 96-198) 4.6 Static MAC Address Table 4.7 VLAN Table 4.8 Dynamic MAC Address Table 4.9 Management Information Base (MIB) Counters 5.0 Operational Characteristics 5.1 Absolute Maximum Ratings* 5.2 Operating Ratings** 6.0 Electrical Characteristics 7.0 Timing Specifications 7.1 EEPROM Timing 7.2 MAC Mode MII Timing 7.3 PHY Mode MII Timing 7.4 RMII Timing 7.5 I2C Slave Mode Timing 7.6 SPI Timing 7.7 Auto-Negotiation Timing 7.8 MDC/MDIO Timing 7.9 Reset Timing 8.0 Reset Circuit 9.0 Selection of Isolation Transformers 10.0 Package Outline Appendix A: Data Sheet Revision History Product Identification System Worldwide Sales and Service
ТМ Электроникс. Электронные компоненты и приборы. Скидки, кэшбэк и бесплатная доставка