Клеммные колодки Keen Side

Datasheet AD8372 (Analog Devices) - 5

ПроизводительAnalog Devices
Описание41 dB Range, 1 dB Step Size, Programmable Dual VGA
Страниц / Страница16 / 5 — Data Sheet. AD8372. SERIAL CONTROL INTERFACE TIMING. tCLK. tPW. CLK1 OR …
ВерсияC
Формат / Размер файлаPDF / 667 Кб
Язык документаанглийский

Data Sheet. AD8372. SERIAL CONTROL INTERFACE TIMING. tCLK. tPW. CLK1 OR CLK2. tLH. tLS. LCH1 OR LCH2. tDS. tDH. SDI1 OR SDI2. WRITE BIT

Data Sheet AD8372 SERIAL CONTROL INTERFACE TIMING tCLK tPW CLK1 OR CLK2 tLH tLS LCH1 OR LCH2 tDS tDH SDI1 OR SDI2 WRITE BIT

30 предложений от 16 поставщиков
Интегральные микросхемы Аналоговая техника — усилители — инструменты, ОУ (операционные), буферные
ChipWorker
Весь мир
AD8372ACPZ-R7
Analog Devices
538 ₽
Maybo
Весь мир
AD8372ACPZ-R7
Analog Devices
1 927 ₽
AD8372ACPZ-R7
Analog Devices
от 2 103 ₽
Кремний
Россия и страны СНГ
AD8372ACPZ-R7
Analog Devices
по запросу

Модельный ряд для этого даташита

Текстовая версия документа

Data Sheet AD8372 SERIAL CONTROL INTERFACE TIMING tCLK tPW CLK1 OR CLK2 tLH tLS LCH1 OR LCH2 tDS tDH SDI1 OR SDI2 WRITE BIT DON'T CARE LSB LSB + 1 LSB + 2 MSB – 2 MSB – 1 MSB NOTES 1. THE FIRST SDI BIT DETERMINES WHETHER THE PART IS WRITING TO OR READING FROM THE INTERNAL GAIN WORD REGISTER. FOR A
003
WRITE OPERATION, THE FIRST BIT SHOULD BE A LOGIC 1. THE GAIN WORD BIT IS THEN REGISTERED INTO THE SDI PIN ON CONSECUTIVE RISING EDGES OF THE CLOCK.
07051- Figure 2. Write Mode Timing Diagram
t t tLH PW CLK tD CLK1 OR CLK2 tLS LCH1 OR LCH2 tDS tDH SDI1 OR SDI2 READ BIT DC DC DC DC DC DC DC SDO1 OR SDO2 LSB LSB + 1 LSB + 2 MSB – 2 MSB – 1 MSB
004
NOTES 1. THE FIRST SDI BIT DETERMINES WHETHER THE PART IS WRITING TO OR READING FROM THE INTERNAL GAIN WORD REGISTER. FOR A
07051-
READ OPERATION, THE FIRST BIT SHOULD BE A LOGIC 0. THE GAIN WORD BIT IS THEN UPDATED AT THE SDO PIN ON CONSECUTIVE FALLING EDGES OF THE CLOCK.
Figure 3. Read Mode Timing Diagram
Table 3. Serial Programming Timing Parameters Parameter Min Unit
Clock Pulse Width (tPW) 10 ns Clock Period (tCK) 20 ns Write Mode Setup Time Data vs. Clock (tDS) 0.0 ns Hold Time Data vs. Clock (tDH) 1.6 ns Setup Time Latch vs. Clock (tLS) −1.8 ns Hold Time Latch vs. Clock (tLH) 2.0 ns Read Mode Clock to Data Out (tD) 4.5 ns Rev. C | Page 5 of 16 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION REVISION HISTORY SPECIFICATIONS SERIAL CONTROL INTERFACE TIMING ABSOLUTE MAXIMUM RATINGS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS THEORY OF OPERATION SINGLE-ENDED AND DIFFERENTIAL SIGNALS PASSIVE FILTER TECHNIQUES DIGITAL GAIN CONTROL DRIVING ANALOG-TO-DIGITAL CONVERTERS EVALUATION BOARD SCHEMATIC OUTLINE DIMENSIONS ORDERING GUIDE
ТМ Электроникс. Электронные компоненты и приборы. Скидки, кэшбэк и бесплатная доставка