Поставки продукции Nuvoton по официальным каналам

Datasheet AD9286 (Analog Devices) - 8

ПроизводительAnalog Devices
Описание8-Bit, 500 MSPS, 1.8 V Analog-to-Digital Converter (ADC)
Страниц / Страница27 / 8 — AD9286. Data Sheet. M – 1. M + 4. M + 5. VIN1+, VIN1–. M + 3. M + 1. N – …
ВерсияC
Формат / Размер файлаPDF / 764 Кб
Язык документаанглийский

AD9286. Data Sheet. M – 1. M + 4. M + 5. VIN1+, VIN1–. M + 3. M + 1. N – 1. M + 2. N + 4. N – 2. N + 3. VIN2+, VIN2–. N + 2. N + 1. tCH. tCLK. CLK+. CLK–

AD9286 Data Sheet M – 1 M + 4 M + 5 VIN1+, VIN1– M + 3 M + 1 N – 1 M + 2 N + 4 N – 2 N + 3 VIN2+, VIN2– N + 2 N + 1 tCH tCLK CLK+ CLK–

16 предложений от 14 поставщиков
Микросхема Преобразователь AD, ADC Dual Pipelined 500MSPS 8Bit LVDS 48Pin LFCSP EP T/R
T-electron
Россия и страны СНГ
AD9286BCPZRL7500
375 277 ₽
Augswan
Весь мир
AD9286BCPZRL7-500
Analog Devices
по запросу
Кремний
Россия и страны СНГ
AD9286BCPZRL7-500
Analog Devices
по запросу
Maybo
Весь мир
AD9286BCPZRL7-500
Analog Devices
по запросу

Модельный ряд для этого даташита

Текстовая версия документа

AD9286 Data Sheet M – 1 M + 4 M + 5 M VIN1+, VIN1– M + 3 tA M + 1 N – 1 M + 2 N + 4 N – 2 N + 3 VIN2+, VIN2– N N + 2 N + 1 tA tCH tCLK CLK+ CLK– AUXCLK– AUXCLK+ tDCO DCO+, DCO– tSKEW M – 11 N – 11 M – 10 N – 10 M – 9 N – 9 M – 8 N – 8 M – 7
7
DATA
00
t
338-
PD
09 Figure 5. Output Timing Diagram, Sample Mode = Simultaneous, AUXCLKEN = 1, CLK and AUXCLK Out of Phase Rev. C | Page 8 of 27 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION PRODUCT HIGHLIGHTS FUNCTIONAL BLOCK DIAGRAM TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS DC SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS SPI TIMING SPECIFICATIONS Timing Diagrams ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS EQUIVALENT CIRCUITS THEORY OF OPERATION ADC ARCHITECTURE ANALOG INPUT CONSIDERATIONS Differential Input Configurations VOLTAGE REFERENCE RBIAS CLOCK INPUT CONSIDERATIONS Clock Input Options Clocking Modes Interleave Performance DIGITAL OUTPUTS Digital Output Enable Function () BUILT-IN SELF-TEST (BIST) AND OUTPUT TEST BUILT-IN SELF-TEST (BIST) OUTPUT TEST MODES SERIAL PORT INTERFACE (SPI) CONFIGURATION USING THE SPI HARDWARE INTERFACE CONFIGURATION WITHOUT THE SPI SPI ACCESSIBLE FEATURES MEMORY MAP READING THE MEMORY MAP REGISTER TABLE Open Locations Default Values Logic Levels Transfer Register Map Channel-Specific Registers MEMORY MAP REGISTER TABLE MEMORY MAP REGISTER DESCRIPTIONS Voltage Reference (Register 0x18) Bits[7:5]—Reserved Bits[4:0]—Voltage Reference APPLICATIONS INFORMATION DESIGN GUIDELINES Power and Ground Recommendations Exposed Paddle Thermal Heat Sink Recommendations VCM RBIAS Reference Decoupling SPI Port OUTLINE DIMENSIONS ORDERING GUIDE
ТМ Электроникс. Электронные компоненты и приборы. Скидки, кэшбэк и бесплатная доставка