AC-DC и DC-DC преобразователи напряжения Top Power на складе ЭЛТЕХ

Datasheet AD9467-EP (Analog Devices) - 7

ПроизводительAnalog Devices
Описание16-Bit, 200 MSPS/250 MSPS Analog-to-Digital Converter
Страниц / Страница15 / 7 — Enhanced Product. AD9467-EP. SWITCHING SPECIFICATIONS. Table 4. …
Формат / Размер файлаPDF / 612 Кб
Язык документаанглийский

Enhanced Product. AD9467-EP. SWITCHING SPECIFICATIONS. Table 4. Parameter1. Temp. Min. Typ. Max. Unit. Timing Diagrams. N – 1. N + 4. N + 5

Enhanced Product AD9467-EP SWITCHING SPECIFICATIONS Table 4 Parameter1 Temp Min Typ Max Unit Timing Diagrams N – 1 N + 4 N + 5

8 предложений от 8 поставщиков
Микросхема Преобразователь AD, Single Channel Single ADC Pipelined 200MSPS 16Bit LVDS 72Pin LFCSP EP T/R
EIS Components
Весь мир
AD9467BCPZRL7-200
Analog Devices
7 957 ₽
Элитан
Россия
AD9467BCPZRL7-200
Analog Devices
43 423 ₽
Augswan
Весь мир
AD9467BCPZRL7-200
Analog Devices
по запросу
Кремний
Россия и страны СНГ
AD9467BCPZRL7-200
Analog Devices
по запросу
Инновационные элементы питания GP: зарядись энергией в КОМПЭЛ!

Модельный ряд для этого даташита

Текстовая версия документа

Enhanced Product AD9467-EP SWITCHING SPECIFICATIONS
AVDD1 = 1.8 V, AVDD2 = 3.3 V, AVDD3 = 1.8 V, DRVDD = 1.8 V, specified maximum sampling rate, 2.5 V p-p differential input, 1.25 V internal reference, AIN = −1.0 dBFS, DCS on, default SPI settings, unless otherwise noted.
Table 4. Parameter1 Temp Min Typ Max Unit
CLOCK2 Clock Rate Full 50 250 MSPS Clock Pulse Width High (tCH) Full 2 ns Clock Pulse Width Low (tCL) Full 2 ns OUTPUT PARAMETERS2, 3 Propagation Delay (tPD) 25°C 3 ns Rise Time (tR) (20% to 80%) 25°C 200 ps Fall Time (tF) (20% to 80%) 25°C 200 ps DCO Propagation Delay (tCPD) 25°C 3 ns DCO to Data Delay (tSKEW) Full −200 +200 ps Wake-Up Time (Power-Down) Full 100 ms Pipeline Latency Full 16 Clock cycles APERTURE Aperture Delay (tA) 25°C 1.2 ns Aperture Uncertainty (Jitter) 25°C 60 fs rms Out-of-Range Recovery Time 25°C 1 Clock cycles 1 See the AN-835 Application Note, Understanding High Speed ADC Testing and Evaluation, for a complete set of definitions and how these tests were completed. 2 Can be adjusted via the SPI interface. 3 Measurements were made using a part soldered to FR-4 material.
Timing Diagrams N – 1 N + 4 tA N + 5 N N + 3 VIN± N + 1 N + 2 tCH tCL 1/fs CLK+ CLK– tCPD DCO+ DCO– tSKEW tPD D15–/D14– (MSB) D15 D14 N – 16 N – 16 N – 15 N – 15 N – 14 N – 13 N – 12 N – 11 N – 10 N – 10 D15+/D14+ (MSB) . . D1–/D0– (LSB)
002
D1 D0 N – 16 N – 16 N – 15 N – 15 N – 14 N – 13 N – 12 N – 11 N – 10 N – 10 D1+/D0+ (LSB)
14751- Figure 2. 16-Bit Output Data Timing Rev. 0 | Page 7 of 15 Document Outline FEATURES ENHANCED PRODUCT FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS REVISION HISTORY SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS Timing Diagrams ABSOLUTE MAXIMUM RATINGS THERMAL IMPEDANCE ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS OUTLINE DIMENSIONS ORDERING GUIDE
ТМ Электроникс. Электронные компоненты и приборы. Скидки, кэшбэк и бесплатная доставка