Клеммные колодки Keen Side

Datasheet AD9361 (Analog Devices) - 9

ПроизводительAnalog Devices
ОписаниеRF Agile Transceiver
Страниц / Страница36 / 9 — Data Sheet. AD9361. Parameter. Min. Typ. Max. Unit. Test …
ВерсияF
Формат / Размер файлаPDF / 648 Кб
Язык документаанглийский

Data Sheet. AD9361. Parameter. Min. Typ. Max. Unit. Test Conditions/Comments. Table 4. VDD_INTERFACE = 2.5 V Parameter

Data Sheet AD9361 Parameter Min Typ Max Unit Test Conditions/Comments Table 4 VDD_INTERFACE = 2.5 V Parameter

22 предложений от 16 поставщиков
RF Transceiver IC, 70MHz to 6GHz, 2Bit DAC & ADC, 8 dBm out, 1.267V to 1.33V, BGA-144
Lixinc Electronics
Весь мир
AD9361BBCZ-REEL
Analog Devices
от 16 450 ₽
AD9361BBCZ-REEL
Analog Devices
от 50 726 ₽
Элитан
Россия
AD9361BBCZ
Analog Devices
54 860 ₽
T-electron
Россия и страны СНГ
AD9361BBCZ
474 979 ₽

Модельный ряд для этого даташита

Текстовая версия документа

Data Sheet AD9361 Parameter Min Typ Max Unit Test Conditions/Comments
WiMAX 10 Single Port TDD RX 0.7 mA 22.4 MHz data clock, CMOS TDD TX 5.6 mA 22.4 MHz data clock, CMOS FDD 6.0 mA 44.8 MHz data clock, CMOS WiMAX 20 Dual Port FDD 10.7 mA 44.8 MHz data clock, CMOS P-P56 75 mV Differential Output 14.0 mA 240 MHz data clock, LVDS 300 mV Differential Output 35.0 mA 240 MHz data clock, LVDS 450 mV Differential Output 47.0 mA 240 MHz data clock, LVDS
Table 4. VDD_INTERFACE = 2.5 V Parameter Min Typ Max Unit Test Conditions/Comments
SLEEP MODE 150 µA Power applied, device disabled 1RX, 1TX, DDR LTE10 Single Port 6.5 mA 30.72 MHz data clock, CMOS Dual Port 6.0 mA 15.36 MHz data clock, CMOS LTE20 Dual Port 11.5 mA 30.72 MHz data clock, CMOS 2RX, 2TX, DDR LTE3 Dual Port 3.0 mA 7.68 MHz data clock, CMOS LTE10 Single Port 11.5 mA 61.44 MHz data clock, CMOS Dual Port 10.0 mA 30.72 MHz data clock, CMOS LTE20 Dual Port 20.0 mA 61.44 MHz data clock, CMOS GSM Dual Port 0.5 mA 1.08 MHz data clock, CMOS WiMAX 8.75 Dual Port 7.3 mA 20 MHz data clock, CMOS WiMAX 10 Single Port TDD RX 1.3 mA 22.4 MHz data clock, CMOS TDD TX 8.0 mA 22.4 MHz data clock, CMOS FDD 8.7 mA 44.8 MHz data clock, CMOS WiMAX 20 Dual Port FDD 15.3 mA 44.8 MHz data clock, CMOS P-P56 75 mV Differential Output 26.0 mA 240 MHz data clock, LVDS 300 mV Differential Output 45.0 mA 240 MHz data clock, LVDS 450 mV Differential Output 58.0 mA 240 MHz data clock, LVDS Rev. F | Page 9 of 36 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS CURRENT CONSUMPTION—VDD_INTERFACE CURRENT CONSUMPTION—VDDD1P3_DIG AND VDDAx (COMBINATION OF ALL 1.3 V SUPPLIES) ABSOLUTE MAXIMUM RATINGS REFLOW PROFILE THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS 800 MHz FREQUENCY BAND 2.4 GHz FREQUENCY BAND 5.5 GHz FREQUENCY BAND THEORY OF OPERATION GENERAL RECEIVER TRANSMITTER CLOCK INPUT OPTIONS SYNTHESIZERS RF PLLs BB PLL DIGITAL DATA INTERFACE DATA_CLK Signal FB_CLK Signal RX_FRAME Signal ENABLE STATE MACHINE SPI Control Mode Pin Control Mode SPI INTERFACE CONTROL PINS Control Outputs (CTRL_OUT[7:0]) Control Inputs (CTRL_IN[3:0]) GPO PINS (GPO_3 TO GPO_0) AUXILIARY CONVERTERS AUXADC AUXDAC1 and AUXDAC2 POWERING THE AD9361 PACKAGING AND ORDERING INFORMATION OUTLINE DIMENSIONS ORDERING GUIDE
ТМ Электроникс. Электронные компоненты и приборы. Скидки, кэшбэк и бесплатная доставка